Job Description: Qualcomm CDMA Technologies, a.k.a. QTI - http://www.qualcomm.com/qct/, is the world leader in wireless ICs powering the majority of 4G & 5G devices, the largest fabless semiconductor in the world, and is consistently ranked near the top of Fortune's list of "100 Best Companies to Work For".
Join QCT's design verification team in verifying the high speed SerDes PHY for Qualcomm's next generation modem system chipsets. The team is responsible for the complete verification lifecycle, from system-level concept to tape out and post-silicon support.
The responsibility of the position involves comprehensive pre-silicon, post-silicon test planning, testbench development using the advanced verification methodology such as SystemVerilog-UVM, SyatemVerilog-OVM, Analog/mixed signal simulation, Assertion development, & Formal verification (Property checking).
Responsibilities:
You will be responsible for understanding the analog-digital partition at system level, develop testplan for functional and circuit performance verification, testbench architecture, develop the scalable testbench using the HVLs, test case development, debugging, coverage model development, & coverage closure.
You will be working with analog circuit design team, digital design team, analog modeling, characterization team, controller subsystem team, & SoC integration team to complete the successful PHY level verification, integration into subsystem & SoC, & post-silicon validation. All Qualcomm employees are expected to actively support diversity on their teams, and in the Company.
Minimum Qualifications :
Seeking candidates with combined 10+ years of experience in digital design & verification (DV), test planning, problem solving, debug, adversarial testing, strong working knowledge of system verilog testbench, UVM methodology, Low power design concepts, Low power verification methodology, Verification of high speed parallel/serial IO interfaces such as D-PHY, M-PHY, SATA, Camera port, Display Port, PCIe, USB2.0, USB3.0, & HDMI, DDRPHY and/or DRAM controller, Well versed with JEDEC protocol for LPDDR2/3/4/5 & PCDDR2/3.
Education Requirements:
Required: Bachelor's, Computer Engineering and/or Computer Science and/or Electrical Engineering
Preferred: Master's, Computer Engineering and/or Computer Science and/or Electrical Engineering
Comments for Suppliers: 02/23 - New request; supplier call details to be sent via email. Position will be supporting remotely until WFH policy is lifted. They will be expected to be available onsite as needed once policy is lifted. •
Last updated on Feb 23, 2021